# MOSAIC TARGET DC SPUTTERING TO SYNTHESIZE (TA<sub>2</sub>O<sub>5</sub>)<sub>X</sub> WITH (TIO<sub>2</sub>)<sub>1-X</sub> MIXED OXIDE AS HIGH K DIELECTRIC

<sup>1</sup>Dinesh D Kulkarni, <sup>2</sup>Rajashree V Sarwadnya <sup>1</sup>Associate Professor, <sup>2</sup>Associate Professor <sup>1</sup>Instrumentation Engineering Department <sup>1</sup>Konkan Gyanpeeth College of Engineering, Karjat, Maharashtra India

*Abstract:* High dielectric mixed oxide of  $(Ta_2O_5)_x$  with  $(TiO_2)_{1-x}$  thin film is prepared by dc reactive sputtering. Mosaic target consist of 3" diameter circular disc of Tantalum metal on which Titanium metal and its small pieces of different areas can be fixed to deposit mixed oxide of films of varying composition. P-type single crystal silicon with 100 crystal orientation is used as substrate. Oxygen is used as reactive gas along with argon. The thickness of deposited film is in the range of  $300\pm10$  nm after heating at 6000C. Agilent make 4284 A model L-C-R meter along with Karlsuss make wafer probe station is used for C-V measurement. Maximum dielectric constant of 34.28 is achieved for mixed oxide of  $(Ta_2O_5)_{87.5}$  with  $(TiO_2)_{12.5}$  which is promising to replace SiO<sub>2</sub> as gate dielectric layer in Microelectronics devices.

# IndexTerms - dielectric, mixed oxide, sputtering, thin film.

# I. INTRODUCTION

The term high-K dielectric refers to a material with high dielectric constant largely used in semiconductor industry which replaces the silicon dioxide gate dielectric. The implementation of high-K gate dielectric is one of several strategies developed to allow further miniaturization of microelectronic components referred to as Moore's Law [1]. The dielectric constant is the ratio of the permittivity of a substance to the permittivity of free space. Dielectric constant, also called relative permittivity indicates the extent to which a substance concentrates the electrostatic lines of flux. As the dielectric constant increases, the electric flux density increases, this enables the materials to hold large quantities of charge.

The success of the semiconductor industry relies on the continuous performance improvements of integrated circuits [2]. As device dimensions of individual MOSFETs are reduced to achieve higher densities and faster switching speeds, it is necessary to scale device dimensions proportionally in order to achieve level of their performance. The scaling limit of SiO<sub>2</sub> in MOSFETs as gate oxide layer is the exponential increase of direct tunneling current as function of the SiO<sub>2</sub> thickness. In order to reduce direct tunneling, make the physical thickness of the gate dielectric larger, but keep the capacitance the same as an equivalent SiO<sub>2</sub> film. The application of this principle is to increase the dielectric constant to values larger than the SiO<sub>2</sub> and thereby continue Moore's law scaling [3, 4].

# **II. EXPRIMENTAL**

The experimental work is aimed at the preparation of  $(Ta_2O_5)_x$  with  $(TiO_2)_{1-x}$  mixed oxide thin films. There is enhanced dielectric constant of  $Ta_2O_5$  through TiO<sub>2</sub> substitution as alternative to the conventional SiO<sub>2</sub> gate dielectric of MOSFETs.

#### Substrate

The substrate material used for deposition of mixed oxide  $(Ta_2O_5)_x$  with  $(TiO_2)_{1-x}$  thin films is P type single crystal silicon with 100 crystal orientation having a doping concentration in the range of  $0.2 \times 10^{15}$  to  $2.2 \times 10^{15}$  boron atoms /cm<sup>3</sup>.The 4" wafers are cut down into small pieces of rectangular or square shape before deposit the mixed oxide  $(Ta_2O_5)_x$  with  $(TiO_2)_{1-x}$  thin films. For MOS configuration aluminum electrodes were deposited on the dielectric films using a mechanical mask. For MIM configuration, Platinum coated substrates have been used and on the top of the dielectric layer, aluminum electrodes have been deposited using thermal evaporation process.

#### Cleaning procedure

First the samples are subjected to ultrasonication for removing the contaminants like dust particles, then cleaned in Piranha solution which is a warm mixture of sulphuric acid and hydrogen peroxide in 1:3 ratio to remove any organic residues left on the substrate and to make it hydrophilic. Then the samples are rinsed in De Ionized water and then dipped in 5% HF solution to remove any native SiO<sub>2</sub> present on the samples. Finally the samples are rinsed in De Ionized water and then flushed with dry air prior to loading in the deposition chamber.

#### Sputtering system

DC reactive magnetron sputtering system has been used for obtaining the mixed oxide thin films. The target material used is a Mosaic target, which is a combination of 3" diameter circular disc of Tantalum and small Titanium pieces having different areas

of 99.99% purity. Argon gas (99.99% pure) and Oxygen (99.999% pure) are used as sputtering and reactive gas respectively. The sputtering chamber is evacuated to a base pressure of  $1.0 \times 10^{-5}$ m-bar using a diffusion pump and rotary pump combination. The partial pressures of the two gases have been controlled by using mass flow controllers. The substrate to target distance is 6 cm.

# **III. RESULT AND DISCUSSION**

Before the deposition of mixed oxide thin films, the process parameters have been optimized for deposition of Tantalum oxide films at different current densities and different thicknesses at a base vacuum of  $1.0 \times 10^{-5}$ m-bar, Oxygen partial pressure of  $6 \times 10^{-4}$ m-bar and sputtering pressure of  $4 \times 10^{-3}$  m-bar. The film is heated at 600°C to reduce the defects. The area of MOS capacitor is  $13278.57 \times 10^{-10}$ m<sup>2</sup>. The metal contact used is aluminum.

K is the Dielectric constant, calculated by using the following relation

 $K = \frac{Coxtox}{A\epsilon 0}$ (1)

Where,

Cox- Maximum oxide capacitance,

tox- Thickness of the oxide film,

A - Area of the MOS capacitor or dot

 $\varepsilon_{o}$ - Permittivity of free space and its value is  $8.85 \times 10^{-12}$  F/m

Table 1 Optimization of process parameters of tantalum oxide

| Current     | Thicknes | Capacity | Deposition | Dielectric |
|-------------|----------|----------|------------|------------|
| density     | S        | (Cox)    | time       | Constant   |
| $(mA/cm^2)$ | (nm)     | (pf)     | (min)      | (K)        |
| 1.5         | 70       | 994      | 35         | 6.0        |
|             | 214      | 990      | 105        | 17.1       |
|             | 310      | 924      | 150        | 24.41      |
|             | 600      | 488      | 290        | 26.61      |
| 2.0         | 82       | 2012     | 30         | 14.0       |
| 2.5         | 55       | 1401     | 15         | 6.5        |

Table 1 shows the optimized process parameters for value of dielectric constant K=24.41 condition for reasonable thickness. So we selected this condition for deposition of  $(Ta_2O_5)_x$  with  $(TiO_2)_{1-x}$  mixed oxide thin films by adding small Titanium pieces of different known areas and measured the dielectric constant K as shown in Table 2



Figure 1 Mosaic Target of 87.5% of Ta and 12.5% of Ti 3" diameter disc

Figure 1 shows the mosaic target configuration for which maximum dielectric constant achieved for MOS structure is 34.28 and for MIM structure is 38 as table 3 when Titanium is 12.5% and Tantalum is 87.5%. The reason for maximum capacitance in MIM structure is that, it is just a parallel plate capacitor with two metal plates and oxide layer between them. Where as in MOS structure, the resultant capacitor is the series combination of both oxide capacitance and the semiconductor depletion capacitance.

| Sample | Tantalum (%) | Titanium | Dielectric |
|--------|--------------|----------|------------|
| no     |              | (%)      | Constant   |
| 1      | 100          | 0        | 24.41      |
| 2      | 96.875       | 3.125    | 32         |
| 3      | 87.5         | 12.5     | 34.28      |
| 4      | 81.25        | 18.75    | 26.8       |
| 5      | 75           | 25       | 26.7       |
| 6      | 62.5         | 37.5     | 25.5       |
| 7      | 0            | 100      | 10         |

Table 2 Dielectric constant variation as per composition of Ta and Ti



| MIM |
|-----|
| 38  |
|     |

For performing the Capacitance – Voltage measurements Agilent make 4284 A L–C–R meter having operating frequency range from 20 Hz to 1MHz is used along with a KarlSUSS make PM8 model probe station. Lab view program is used to interface L–C–R meter and set program parameters. The probe station is having a vacuum chuck to hold the sample firmly to avoid displacing of the sample while probing and also to provide proper electrical contact at the back side of the wafer. For performing the bi directional HFCV scan on MOS capacitor small AC voltage signal of 5mV amplitude is super imposed onto a DC voltage, which is swept from accumulation region to inversion region and again from inversion to accumulation. The range of the DC voltage as well as the DC voltage step value is varied between different samples to get the best possible curves.

The bi directional C–V curves for our sample number 3 with AC voltage = 5mV, frequency = 1 MHz is shown in the Figure 3. The bi directional C–V scan performed on samples have a finite hysteresis and among the factors which cause the hysteresis in the bi directional C–V the fixed charges (either positive or negative) which are close to the oxide interface. Maximum dielectric constant K is 34.28 in case of MOS structure can be observed for the condition of  $(TiO_2)_{12.5}(Ta_2O_5)_{87.5}$  after heating at 600<sup>0</sup>C and film thickness of 300 nm.

Literature survey briefs about the Raman scattering and XRD studies of  $(Ta_2O_5)_x$  with  $(TiO_2)_{1-x}$  mixed oxide thin films. There is some kind of phase structure appearing when a small quantity of TiO<sub>2</sub> is mixed into Ta<sub>2</sub>O<sub>5</sub> which enhances the dielectric constant K [9].



Figure 3 Bi directional C-V scan of (TiO<sub>2</sub>)<sub>12.5</sub> with (Ta<sub>2</sub>O<sub>5</sub>)<sub>87.5</sub> mixed thin film

# **IV. CONCLUSION**

In conclusion, mixed oxide thin films of Ta and Ti can be deposited by DC reactive magnetron sputtering from mosaic target. We have shown the maximum dielectric constant of  $(Ta_2O_5)_{87.5}$  with  $(TiO_2)_{12.5}$  mixed oxide thin film which can be replace SiO<sub>2</sub> as gate oxide layer in MOSFET device. This mixed oxide found stable at 600°C temperature indicates the compatibility with the fabrication process of MOSFET device.

Further research on fabrication of device and electrical property of  $(Ta_2O_5)_{87.5}$  with  $(TiO_2)_{12.5}$  mixed oxide thin film should be of significant interest.

# V. ACKNOWLEDGEMENTS

The authors acknowledge Plasma processing lab Instrumentation engineering department of IISc Bangalore for their support.

#### REFERENCES

- [1] R.F.Cava, W.F.Peck Jr and J.J.Krajewski,"Enhancment of the dielectric contant of Ta2o5 through substitution with Tio2,Letters to nature, Nature 377,215-217,21 September 1995;doi:10.1038/377215a0.
- [2] M Houssa, L Pantisano, L A Ragnarsson, R Degraeve, T Schram, G Pourtois, S De Gendt, G Groeseneken, M M Heyns, "Electrical proparties of high k gate dielectrics: Chalenges, current issues and possible solutions", Material science and engineering: R:Reports, vol 5, issue 4-6, 37-85, 30 April 2006, https://doi.org/10.1016/j.mser.2006.04.001.
- [3] Gerald Lucovsky 2005 IEEE International Integrated Reliability Workshop, Final Report 145-157.
- [4] J.Y.Gan, Y.C.Chang and T.B.Wu,"Dielectric property of (Tio2)x-(ta2o5)1-x thin films", Appl. Phys. Lett.72, 332, 19 January 1998; https://doi.org/10.1063/1.120746.
- [5] Chy Hyung Kim Bull.korean chem.soc.2007, Vol. 28, No. 9, 1463.
- [6] E. Atanassova, A Pascaleva, "Challenges of Ta2o5 as high-k dielectric for nanoscale DRAMs", Microelectronics reliability, Vol 47, Issue 6, 913-923, June 2007. https://doi.org/10.1016/j.microrel.2006.06.006.
- [7] Y. Taikaishi, M Saka , S Kamiyama, H Suzuki and H , Watanabe ,"Low temperature integrated process below 500C for thin Ta2o5 capacitor for giga bit DRAMs", Electron devices meetings iedm 94, Technical digest, ieee published 06 August 2002, doi:10.1109/IEDM:1994.383294.
- [8] Y. E.Atanassova, APascaleva, R Konakova, D Spassov, V.F.Mitin Microelectronics journal 32(2001) 553-562.
- [9] Yue Wang, Yi jian jiang, "Composition dependence of dielectric properties of (Ta<sub>2</sub>O<sub>5</sub>)<sub>1-x</sub>(TiO<sub>2</sub>)<sub>x</sub> polycrystalline ceramics" Materials Science and Engineering vol B99 (2003) 221-225.
- [10] M Wen-Kuan yen, chin-yung Lin, Thin solid films 419 (2002)218-224.
- [11] Israel Perez, Jose Luis, Victor soza, "Evidence for structural transition in crystalline tattalum pentaoxide films grown by RF magnetron sputtering" [cond-mat.supr-con] 18 April 2017.
- [12] J Robertson, "High dielectric contant oxides", Eur.Phys.J.Appl.Phys. 28, 265-291 (2004).
- [13] C.Ben Mohamed, K Karoui, A Bulou, A Ben Rhaiem, "Electrical properties and Raman studies of phase transitions in ferroelectric [N(CH<sub>3</sub>)<sub>4</sub>]<sub>2</sub>CoCl<sub>2</sub>Br<sub>2</sub>", Physica E: Low-dimensional Systems and Nanostructures, Vol 97, March 2018, 136-143, https://doi.org/10.1016/j.physe.2017.11.001.
- [14] A Cherif, S Jomni, W Belgacem, R Hannachi, N Mliki, L Beji," Investigation of structural properties, electrical and dielectrical characteristics of Al/Dy2O3/porous Si heterostructure", Superlattices and Microstructures, Vol 68, April 2014, 76-89, https://doi.org/10.1016/j. spmi.2014.01.010.

- [15] W Hzez, H Rahmouni, E Dhahri, K Khirouni, "Dielectric properties of niobium-based oxide", Journal of Alloys and Compounds, Vol 725, 25 November 2017,342-348, https://doi.org/10.1016/j.jallcom.2017.07.161.
- [16] G F Cheng, Y J Ruan, W Liu, X S Wu, "Effect of local structural distortion on magnetic and dielectric properties in BiFeO<sub>3</sub> with Ba, Ti co-doping", Physica B: Condensed Matter, Vol 468–469, July 2015, 81-84, https://doi.org/10.1016/j.physb.2015.04.023.
- [17] M Hirose, M Kon, W Mizubayasni, H Murakami, K Shibahara, S Miyazaki, "Fundamental limit of gate oxide thickness scaling in advanced Mosfet", Semiconductor science and Technology, vol 15, issue 5,485, March2000, https://doi.org/10.1088/0268-1242/15/5/308.

