# Performance Analysis of ZETA Topology Based Electronic Ballast Over SEPIC Topology for Fluorescent Lamps

<sup>1</sup>G.Nithya,<sup>2</sup>R.Nagananthini <sup>1</sup>Assistant Professor, <sup>2</sup>Assistant Professor <sup>1</sup>Department of EEE <sup>1</sup>Bannari Amman Institute of Technology, Erode, Tamilnadu, India

Abstract-This paper presents a low THD based electronic ballast which consists of a ac-dc converter with power factor correction at the input stage, buck-boost ZETA topology, and a high frequency dc-ac inverter at the output side. The electronic ballast is based on a high frequency waver signal, which shapes the input current in a sinusoidal form and produces the output current with low THD. The simulation of high power factor (PF) electronic ballast for a fluorescent lamp are carried out with constant dc link voltage and analyzed with the performance of the existing SEPIC topology. A half bridge series resonant parallel loaded type of inverter is used in the power conversion stage to supply constant current to the lamp. The power quality measures such as total harmonic distortion (THD), power factor (PF) and crest factor (CF) are measured to verify the expected and satisfactory performance of the proposed topology.

Index Terms - Power factor, Crest factor, Total harmonic distortion, Constant lamp power, High switching frequency

# **I.INTRODUCTION**

Lighting plays an important role in all the aspects (industrial, commercial, domestic convenience, etc). Besides various types of Lamps, Fluorescent Lamp is commonly used for its efficiency and low power consumption. The conversion of electric power into light is more effectively carried out in a fluorescent lamp through a ballast. The cost of fluorescent lamp is higher than the cost of incandescent lamp, but energy saving is achieved through fluorescent lamps.

- The lamp ballast has two main functions:To provide a initial thrust and
  - To limit the current flowing through the lamp in its acceptable range.

There are two types of ballasts: inductive ballasts and electronic ballasts. The electronic ballasts are more efficient than inductive ballasts. Inductive ballasts have to be operated in conjunction with starters for lamp ignition. Electronic ballast operates at high frequencies from 20kHz to 50kHz hence it does not need any separate starter to provide initial ignition. These Electronic ballasts uses electronics circuitry to optimize the performance of the lamp. Electronic ballasts for fluorescent lamps becoming more common due to its superior performances. A typical Fluorescent lamp drive consists of a various power conversion stages is shown in Figure. 1, which should provide satisfactory lamp operation, desirable power factor and efficiency of the energy drained from grid. The electromagnetic interference (EMI) filter is attached with the input stage to eliminate the harmonic components generated by the high frequency switching of the PF correction (PFC) stage, otherwise, high-frequency harmonics can decrease the system PF and cause interference problems with other equipment.



Figure.1 Typical Electronic Ballast

The requirements for this first conversion stage will depend on the selected power converter and design methodology. This circuit typically employs a half-bridge inverter to generate the square waveform which is applied to the resonant load and sets the lamp operating frequency .For analyzing the performance of both proposed and existing topologies Total Harmonic Distortion ,Crest Factor (1.7 for fluorescent lamps) and power factor have been measured.



Figure .2 Block Diagram of Proposed system

In the proposed method ZETA converter is used in the PFC stage and in the power control stage, the half bridge parallel loaded inverter is used. The inductor connected in the input stage is used to reduce the ripples in the input current, in turn enhances the power factor at the input stage. The half bridge inverter maintains the lamp operate in the lamp frequency. Figure. 3 shows the circuit diagram of the proposed system of electronic ballast. The ac-dc converter makes the input ac current to follow the ac mains voltage in order to achieve the nearly unity power factor at input stage and the dc-ac inverter gives the enough voltage to ignite the lamp henceforth provides constant lamp current at high frequency to maintain proper illumination.



Figure.3 Circuit diagram of ZETA topology based electronic ballast

In the proposed electronic ballast, the selection of proper converter is made based upon the following considerations.

1) An energy storage element should be present between a PFC ac-dc converter and a lamp-driving dc-ac inverter in order to prevent the lamp current to be directly controlled by the ac mains voltage. For this purpose, a capacitor is preferred over an inductor due to its low loss, cost and size.

2) A voltage fed inverter is used as a lamp-driving dc-ac converter to save filter components.

3) Low ac mains voltage should be stepped-up to produce a high voltage to initiate lamp ignition without using a boostup transformer.

4) The DC link voltage should be maintained constant with respect to a wide variation of input ac mains voltage.

As per the considerations made above, a ZETA topology is chosen as the PFC converter and a half bridge series resonant inverter is used to drive the lamp. Fig. 3 shows the proposed electronic ballast derived from CCM controlled ZETA converter and half bridge series resonant parallel loaded inverter (SRPLI). The power switches MI and M2 are alternately turned on and off at a 40 kHz frequency. The switching frequency of the resonant inverter is maintained more than the resonance frequency of the load circuit to achieve the ZVS (Zero Voltage Switching), which reduces the high frequency switching losses.

# **II. ZETA TOPOLOGY**

ZETA converter, consists of an output capacitor,  $C_2$ ; coupled inductors  $L_1$  and  $L_2$ ; an AC coupling capacitor,  $C_1$ ; a power PMOSFET,Q; and a diode, D. To understand the voltages at the various circuit nodes, it is important to analyze the circuit at DC when both switches are off and not switching. Capacitor  $C_1$  will be in parallel with  $C_2$ , so  $C_1$  is charged to the output voltage,

 $V_{OUT}$ , during steady-state CCM. Fig 2 shows the volt ages across  $L_1$  and  $L_2$  during CCM operation. When Q is off, the voltage across  $L_2$  must be  $V_{OUT}$  since it is in parallel with  $C_2$ . Since  $C_2$  is charged to  $V_{OUT}$ , the voltage across Q when Q is off is  $V_{IN+}$   $V_{OUT}$ ; therefore the voltage across  $L_1$  is  $-V_{OUT}$  relative to the drain of Q. When Q is on, capacitor  $C_1$ , charged to  $V_{OUT}$ , is connected in series with  $L_2$ ; so the voltage across  $L_2$  is  $+V_{IN}$ , and diode D sees  $V_{IN+} V_{OUT}$ . The currents flowing through various circuit components are shown in Fig 3. When Q is on, energy from the input supply is being stored in  $L_1$ ,  $L_2$ , and  $C_1$ .  $L_2$  also provides  $I_{OUT}$ . When Q turns off,  $L_1$ 's current continues to flow from current provided by  $C_1$ , and  $L_2$  again provides  $I_{OUT}$ .

#### III. SRPLI - PC STAGE

The SRPLI is normally referred as the symmetric half-bridge and uses one of the resonant tank capacitors ( $C_b$  in the Fig 4) to block the dc voltage level of the square wave generated by the bridge. This means that capacitor  $C_b$  will exhibit a dc level equal to half the dc input voltage superimposed on its normal alternating voltage. A transformer can also be used in this inverter to step the input voltage up or down to the required level for each application. In this case the use of the series capacitor  $C_b$  prevents any dc current from circulating through the primary winding, thus avoiding transformer saturation. This topology is often used by ballast manufacturers to supply fluorescent lamps, especially in the self-oscillating version, which allows drastic reductions in cost. When supplying hot cathode fluorescent lamps, the parallel capacitor  $C_p$  is normally placed across two electrodes, in order to provide a preheating current for the electrodes and achieve soft ignition.

#### **IV. DESIGN SPECIFICATIONS**

 $L_r,C_b$  and  $C_p$  are the resonant circuit parameters and  $R_{lamp}$  is the steady state resistance of the fluorescent lamp. The purpose of  $C_b$  (blocking capacitor) is to block the dc component otherwise they can distort the lamp current. Likewise each parameter has been choosed for their satisfactory performance. The formulas for calculating the parameters are given in [1].

| Table 1. Design Specifications    |                |  |
|-----------------------------------|----------------|--|
| Parameters                        | Specifications |  |
| Input RMS voltage                 | 220 V,50 Hz    |  |
| ,Frequency                        |                |  |
| Switching frequency,              | 40 kHz, 0.57   |  |
| Duty cycle                        |                |  |
| Output power,                     | 60 W,85%,15%   |  |
| Efficiency, ripple                |                |  |
| current                           |                |  |
| PFC stage output                  | 110-120 V      |  |
| voltage                           |                |  |
| Lamp Parameters                   |                |  |
| R <sub>lamp</sub>                 | 400Ω           |  |
| L <sub>lamp</sub>                 | 630µH          |  |
| ZETA converter                    |                |  |
| parameters                        |                |  |
| $L_1, L_2$                        | 3.2mH, 194 μH  |  |
| C <sub>1</sub> , C <sub>bus</sub> | 12 nF, 33 μF   |  |
| Resonant elements                 |                |  |
| Lr                                | 2.68 mH        |  |
| C <sub>b</sub>                    | 95 nF          |  |
| Cp                                | 6.6 nF         |  |

# **V.SIMULATION AND RESULTS**

Simulink model of SEPICTopology based Electronic ballast is shown in Figure 4.



Figure.8 THD analysis of Input Current

31

The simulation diagram of proposed ZETA topology based electronic ballast is shown in Figure 9.



Figure 9 .Simulation of ZETA PFC based Electronic Ballast

# Waveforms

The source voltage and current waveform of the proposed topology is shown in Figure 10. The output voltage of the diode bridge rectifier is shown in Figure 11.



Figure 10. Waveform of Source current and voltage



Figure.11 Output voltage Diode Bridge Rectifier



Figure 12. Output voltage of ZETA converter



Figure 13.Output voltage of Half Bridge Inverter

THD Analysis of the Proposed System

33



Figure 14. THD analysis of Input Current

The output voltages of ZETA converter and half bridge inverter is shown in the Figures 12 and 13 respectively. The Figure 14 shows the THD analysis of the input current of the ZETA converter based electronic ballasts. The harmonics order is shown that the THD of 11.60% is so obtained from the proposed system.

Table 2. Comparison of Results

|              | SEPIC      | ZETA       |
|--------------|------------|------------|
|              | Converter  | Converter  |
| Parameter    | based      | based      |
|              | Electronic | Electronic |
|              | Ballast    | ballast    |
| Current THD  | 16.11      | 11.60      |
|              |            |            |
| Crest Factor | 1.4501     | 1.237      |
|              |            |            |
| Power factor | 0.989      | 0.98       |
|              |            |            |
|              |            |            |

Table 2 shows the comparison of results of SEPIC based electronic ballast in the reference[1] and the proposed ZETA converter based electronic ballast which shows the satisfactory performance of proposed ballast.

### **VI.CONCLUSION**

A CCM controlled ZETA converter with low THD has been proposed for PFC based electronic ballast. The proposed converter can be applied as an electronic ballast for fluorescent lamps as well as medium power supply. The proposed electronic ballast with PFC ZETA converter has shown high performance such as high power factor and crest factor of 1.237 for the wide range of input ac mains voltage. The dc link voltage has been maintained constant, irrespective of the change in ac mains voltage. Moreover, when operating in closed loop, an output power control can be achieved. With an appropriate design of PFC ZETA converter and a resonant converter, the need of electromagnetic interference filter has neglected.

The ballast can withstand the variation in the input voltage and delivers constant power to the lamp thus improving the performance and stability of the lighting by avoiding flickers. The SRPLI is used to deliver a constant power to the lamp and it is self protected against short circuit .The proposed ballast has THD of ac mains current under 11.52% for the universal voltage range of 90V-270V. The zero voltage switching (ZVS) has been ensured because switching frequency is kept more than the resonance frequency of the resonant inverter, which reduces the switching losses and improves the efficiency of ballast.

## REFERENCES

[1]Marcelo Freitas da Silva, J. Fraytag, M. E. Schlittler, Tiago Bandeira Marchesan, Marco A. Dalla Costa, J. Marcos Alonso, and Ricardo Nederson do Prado," Analysis and Design of a Single-Stage High-Power-Factor Dimmable Electronic Ballast for Electrodeless Fluorescent Lamp", IEEE Transactions On Industrial Electronics, Vol. 60, No. 8, August 2013.

[2]Andressa Colvero Schittler, Douglas Pappis, Marco A. Dalla Costa, José Marcos Alonso," Interleaved Buck Converter Applied to High-Power HID Lamps Supply: Design, Modeling and Control", IEEE Transactions On Industry Applications, Vol. 49, No. 4, July/August 2013.

[3]Chun-An Cheng, Hung-Liang Cheng, Chen-Wei Ku," Design and Implementation of a Single-Stage Acoustic-Resonance-Free HID Lamp Ballast With PFC", IEEE Transactions On Power Electronics, Vol. 29, No. 4, April 2014.

[4]Hung-Liang Cheng, Chun-An Cheng, Yong-Nong Chang, Kun-Min Tsai," Analysis and implementation of an integrated electronic ballast for high-intensity-discharge lamps featuring high-power factor", IET Power Electron., 2013, Vol. 6, Iss. 5, pp. 1010–1018.

[5]Jorge Garcia, Marco Antonio Dalla-Costa, André Luis Kirsten, David Gacio, Antonio J. Calleja," A Novel Flyback-Based Input PFC Stage for Electronic Ballasts in Lighting Applications", IEEE Transactions On Industry Applications, Vol. 49, No. 2, March/April 2013.

[6]Ng .W.M, Lin .D.Y, and Hui .S.Y, "Design of a single ultra-lowloss magnetic ballast for a wide range of T5 high-efficiency fluorescent lamps," IEEE Trans. Ind. Electron., vol. 59, no. 4, pp. 1849–1858, Apr. 2012.

[7]De Lopes J. P, Da Silva .M. F, Dalla Costa .M. A, Bisogno .F. E, Do Prado .R. N, and Seidel .A.R, "Feedforward regulation method for self-oscillating electronic ballast for fluorescent lamps," IEEE Trans. Ind.Electron., vol. 59, no. 4, pp. 1869–1878, Apr. 2012.

[8]Hsieh .J.-C and Lin .J, "Novel single-stage self-oscillating dimmable electronic ballast with high power factor correction,"IEEE Trans. Ind.Electron., vol. 58, no. 1, pp. 250–262, Jan. 2011.

[9]Avestruz.A, Cooley.J.J,Vickery.D, Paris.J, and Leeb.S.B, "Dimmable solid state ballast with integral capacitive occupancy sensor,"IEEETrans.Ind. Electron., vol. 59, no. 4, pp. 1739–1750, Apr. 2012

[10]John C. W. Lam, Praveen K Jain," A High-Power-Factor Single-Stage Single-Switch Electronic Ballast for Compact Fluorescent Lamps", IEEE Transactions On Power Electronics, Vol. 25, No. 8, August 2010.

[11]Lam .J.C.W, Hui .J.C.Y, and Jain .P.K, "A dimmable high power factor single-switch electronic ballast for compact fluorescent lamps with incandescent phase-cut dimmers," IEEE Trans. Ind. Electron., vol. 59,no. 4, pp. 1879–1888, Apr. 2011.

[12]Liang .T. J, Huang .C. M, and Chen .J. F, "Two-stage high-power-factor electronic ballast for metal-halide lamps,"IEEE Trans. Power Electron., vol. 24, no. 12, pp. 2959–2966, Dec. 2009

[13]Wang .C.-M, "A novel single-stage high-power-factor electronic ballast with symmetrical half-bridge topology," IEEE Trans. Ind. Electron., vol. 55, no. 2, pp. 969–972, Feb. 2008

[14]Seidel.A.R, Bisogno.A.E, and Do Prado.A.N, "A design methodology for a self-oscillating electronic ballast," IEEE Trans. Ind. Appl., vol. 43,no. 6, pp. 1524–1533, Nov./Dec. 2007