# **High Performance and Archetype Boost ANPC Inverters**

Nendragamti Pavan Kumar Assistant Professor & Head of the Department Department of Electrical and Electronics Engineering Sanskrithi School of Engineering, Puttaparthi, Anantapur (DT), Andhrapradesh, India

Abstract: In this paper deals with different types of energy conversion scheme for proposed in order to reduce the input current ripples, to reduce the output voltage ripples and to reduce the size of passive components with high efficiency for high power applications. The proposed converter is compared with other topologies, such as single-phase single-stage switched-boost inverter, Two-Stage boosting multilevel inverters (MLIs), Conventional 3L-ANPC topology, five-level ANPC topology with twofold voltage gain enhancement in order to examine its performance. To reduce the dc-link voltage, a recent topology that enhanced the voltage gain from half to unity has been presented. A less complicated logic-form-equationsbased gating pulse generation scheme is designed for enabling the proposed MLI to maintain its capacitor voltage. an alternative ANPC topology is established by using two T-type inverters. Two floating capacitors with self-voltage balancing capability are integrated to achieve a voltage-boosting gain of 1.5. In addition, the proposed topology is capable of generating seven voltage levels. Further, a comparative study with stateof-the-art topologies is carried out to demonstrate the superior performance of the proposed topology. Finally, the feasibility of the proposed topology is validated through experimental tests and the corresponding results are elucidated.

Index Terms - Boost ANPC, multilevel inverter, power quality, single stage, step-up, 3L, 5L, and 7L voltage-boosting.

# I. INTRODUCTION

Converter behind the increasing concern toward generating green power from renewable sources such as photovoltaic's and wind farms are the depleting fossil fuels and increased environmental concern. Furthermore, it is imperative to employ power electronic converters in order to efficiently harness such green power. Among the many varieties of converters, multilevel inverters (MLIs) are widespread due to their attractive features of reduced dv/dt, improved waveform quality, and reduced power losses A few of the classic topologies that are majorly used are cascaded H-bridge (CHB), neutral point clamped, and flying capacitor converters. However, as the number of voltage level increases, these topologies suffers from several drawbacks, such as dc-link capacitor voltage imbalance, complex control strategy, the requirement of more components. Three-level active-neutralpoint-clamped (ANPC) (3LANPC) inverter depicted is widely used in the industry for dc-ac power conversion. Tremendous research efforts have been devoted to developing ANPC inverters with a higher number of levels. Improved ANPC topologies that are established by hybrid configuration with other topologies, such as H-bridge and flying capacitor inverters, have also been explored. An 11-level hybrid topology that consists of a 5L-ANPC and a low voltage Sub module that controls an additional isolated dc-source was presented.

The ANPC topologies are (a) Conventional 3L-ANPC topology (b) Recent five-level ANPC topology (c) Conventional 7L- ANPC topology with twofold voltage gain enhancement. Suffer from a common Drawback such that they are subjected to a high dc-link voltage requirement. The peak of ac output generated by an ANPC inverter with sinusoidal pulse width modulation (SPWM). The implications of the restricted gain become particularly apparent in grid-connected renewable energy applications. With the required minimum dc link voltage Vdc twice the ac grid peak voltage, a boost dc-dc converter is essential to generate the demanded dc-link voltage. However, this two-stage power conversion structure reduces the efficiency of the system. Recently, an innovative ANPC topology has made a single stage dc-ac power conversion system possible to eliminate the need of a front-end boost dc-dc converter. It enhances

the voltage gain from half to unity, thus reducing the dc-link voltage by half.

# **Single-Stage Power Conversion**

To overcome both the limitation of the output voltage and the shoot-through (or open-circuit) problem, the Z-source inverter (ZSI) was proposed in for singlestage power conversion. Quasi-Z-



Single-Phase Single-Stage a) Boost Inverter

b) Z-Source Inverter

source inverters (QZSIs) are proposed to reduce the voltage stress on the capacitor and improve the input current profile. Where a QZS network with two inductors and two capacitors is connected two legs of H-bridge inverter and shoot through state is used to boost voltage without any damages in the power circuit.

#### © 2019 JETIR June 2019, Volume 6, Issue 6

In one switching period, the number of the shoot-through states is two. Therefore, the operating frequency of the inductors is twice the switching frequency. Because the source voltage is directly connected to the inductor, the input current of the QZSI is continuous. The used Z-network with two inductors and two capacitors in the classic ZS/QZSIs increases the size, weight, and cost of the power inverter. To reduce the size, weight, and cost of the power inverters, a switched-boost inverter (SBI) is proposed. The SBI with a lower number of passive components also has the same features as the ZSI, where the shoot-through state is used to boost voltage with the single-stage power conversion.

A new single-phase single-stage SBI with four switches is proposed. The proposed inverter benefits from shoot through Immunity Single-Phase sin over the boost inverters and it has one less switch and one more capacitor compared to QSBI.

In comparison to the QZSI, the proposed inverter uses one more diode and one less inductor. The proposed inverter has all inherent advantages of the QZSI and QSBI as single-stage power conversion, continuous input current, buck/boost voltage, and shoot-through immunity.

#### Single-Phase Single-Stage SBI with Four Switches:

The switch S0 in the QSBI is replaced by the second Hbridge leg with two switches S3 and S4. As a result, the proposed inverter is reduced one active switch compared to the QSBI. A switched-boost network is a combination of one inductor ( $L_1$ ), one capacitor ( $C_1$ ), two diodes ( $D_a, D_b$ ), and four switches. A capacitor  $C_d$  filter is used to remove the dc offset component at the output.

The output of the inverter is connected to a passive load  $(RL_f)$ . When  $D_a$  is fully forward-based, a combination of  $L_1 - C_1 - D_b - S_1 - S_2$  plays a role as a boost converter. When Db is fully forward based, a combination of  $L_1 - C_1 - Da - S_3 - S_4$  plays a role as another boost converter. As a result, two boost converters are integrated to one in the proposed inverter.

# Compared to the single-phase boost inverter, where two separated boost converters are used, the proposed inverter uses one less inductor and one less capacitor, but two more diodes.

are

#### **PWM Control Strategy:**

This proposed single phase single stage SBI a control waveform and control, is compared to a high frequency (HF) triangle waveform, Vtri1, to generate control signals for the S1 and S2 switches in leg-A. Two constant voltages, +VSH and -VSH, are compared to Vtri1 to generate the shoot-through control signal. The shoot-through control signal is then inserted into the control signals of switches S1 to S2 through OR logic gates to generate the shoot-through states in leg-A. Likewise, another HF triangle waveform, vtri2 that is shifted in 90° from vtri1 is compared to -v control to generate control signals for the S3 and S4 switches in leg-B. Two constant voltages, VSH and -VSH,



PWM control strategy for the proposed single-phase SBI.







Single-Phase Single-Stage SBI with Four Switches



compared to triangle waveform Vtri2 to generate the shoot-through control signal. The shoot through control signals is then inserted into the control signals of switches S3 to S4 through other OR logic gates to generate the shoot-through states in leg-B.

Comparison between the proposed inverter and the conventional single-stage boost inverters:

|                           | Inverter<br>in [4]      | Inverter<br>in [8] | Inverter<br>in [9] | qZSI               | qSBI               | Proposed<br>Inverter    |
|---------------------------|-------------------------|--------------------|--------------------|--------------------|--------------------|-------------------------|
| Switch                    | 4                       | 4                  | 4                  | 4                  | 5                  | 4                       |
| Diode                     | 4                       | 5                  | 6                  | 5                  | 6                  | 6                       |
| Capacitor                 | 2                       | 1                  | 1                  | 2                  | 1                  | 2                       |
| Inductor                  | 2                       | 1                  | 1                  | 2                  | 1                  | 1                       |
| Shoot-through<br>immunity | No                      | No                 | No                 | Yes                | Yes                | Yes                     |
| Input current             | Cont.<br>high<br>ripple | Discont.           | Cont.              | Cont.              | Cont.              | Cont.<br>high<br>ripple |
| Capacitor<br>voltages     | Very<br>high<br>ripple  | _                  | _                  | Very low<br>ripple | Very low<br>ripple | Low<br>ripple           |

As a result, the number of shoot through states in one switching period of the proposed inverter is four. With the modulation strategy in Fig. 5, the output voltage of the inverter has three levels (+VC, 0 and -VC). Compared to the conventional PWM strategies, the modified PWM strategy does not have any main advantages.



Output voltage of the inverter, Vo and grid Voltage, Vg under using PLL controller. Voltage and current of the grid.

# Single-Phase Five-Level (5L) Boosting Inverter:

It consists of nine power switches, The arrangement of switches *S*2, *S*3, *S*4, *S*5, and *S*6 interconnecting the dc source and SC is referred to as an intermediate switching cell (ISC). The remaining four switches (*S*1, *S*1, *S*7, and *S*7) operate only once in every half-cycle of the fundamental voltage and thus are termed as line frequency switches (LFSs). It is evident that only one dc

supply is employed for the 5L voltage generation. A photovoltaic cell/array, EV battery, or fuel cell can act as such dc supply. Besides, the proposed circuit arrangement exhibits a uniform blocking voltage across all the switches and has a voltage boosting factor (VBF) of two.

Unlike many other structures where in an H-bridge is used for the polarity generation, the proposed architecture has an inherent voltage reversal capability. The voltage across the SC is balanced around a voltage of magnitude Vdc without any need for sensors. The 5L basic unit, the number of voltage levels (NL) can be increased and resulting configuration has a higher NL and VBF. Such an arrangement is highly suitable for the interconnection of multiple renewable sources.

#### **Pulse width Modulation Strategy:**

The switching combination required for the generation of a 5L output voltage. As per table the entry "1" indicates that a particular switch is ON and "0" indicates the OFF condition. The table also indicates the effect of each of the voltage levels on the SC voltage. It is essential to produce appropriate gating signals in order to synthesize the output voltage with the desired steps. For this, two level shifted high frequency carriers (Vcr1 and Vcr2) and a single fully rectified signal of the sinusoidal reference (Vref = Vmsin $\omega$ t) are employed. A zero crossing detector (Zc) defined as Zc = 1 for Vref > 0 is required for the construction of the SFs.

The floating nature of the dc source in the proposed 5L topology, a solid connection between the PV module and the grid is not possible and the same is equally applicable for motor drives. This may generate variable





#### © 2019 JETIR June 2019, Volume 6, Issue 6

common mode voltage and in turn leading to leakage current in the system, which needs to be tackle through a suitable modulation technique or special thought. The output voltage is composed of five levels with a peak value of 200 V, confirming the boosting ability. The inductive loading ability is validated corresponds to the dynamic change in load power factor (PF). A step change in load is applied at time *t*1. The 5L topology is able to maintain its SC voltage irrespective of PF and has the ability to operate satisfactorily during the dynamic conditions as well.

| $v_{ab}$   | $S_1$ | $S_2$ | $S_3$ | $S_4$ | $S_5$ | $S_6$ | $S_7$ | $C_1$       |
|------------|-------|-------|-------|-------|-------|-------|-------|-------------|
| $2V_{dc}$  | 0     | 1     | 0     | 1     | 0     | 1     | 1     | Discharging |
| $V_{dc}$   | 0     | 1     | 1     | 0     | 1     | 1     | 1     | Charging    |
| 0          | 0     | 0     | 1     | 0     | 0     | 1     | 0     | No Effect   |
| 0          | 1     | 1     | 0     | 0     | 1     | 0     | 1     | No Effect   |
| $-V_{dc}$  | 1     | 1     | 1     | 0     | 1     | 1     | 0     | Charging    |
| $-2V_{dc}$ | 1     | 0     | 1     | 1     | 1     | 0     | 0     | Discharging |

Switching States for the 5L Inverter

# 3L active-neutral-point-clamped (ANPC) inverter:

The three-level active-neutral-point-clamped (ANPC) inverter is widely used in the industry for dc–ac power conversion. The research efforts have been devoted to developing ANPC inverters with a higher number of levels, but at the expense of the voltage balancing problem. Additional voltage balancing circuits with especially designed control algorithms are normally necessary to resolve the balancing problem. To Improved ANPC topologies that are established by hybrid configuration with other topologies, such as H-bridge and flying capacitor inverters.

# 5L active-neutral-point-clamped (ANPC) inverter

An 11-level hybrid topology that consists of a 5L-ANPC and a low voltage sub module that controls an additional isolated dc source was presented. Instead of increasing the number of voltage levels, some studies have attempted to establish different ANPC inverters with switch count reduction, thereby enhancing the efficiency.

# Dual-T-Type Seven-Level Boost ANPC (DTT-7L-BANPC) Inverter:



Its circuit structure is comprises two T-type inverters and also using all the power switches are metal-oxidesemiconductor field effect transistors type. Two floating capacitors (*CF* 1 & *CF* 2) are integrated to achieve a voltage-boosting gain of 1.5v With the magnitude of each level is 0.5 Vdc, the capable of generating seven levels from -1.5 Vdc to 1.5 Vdc.



#### Switching Angles with SHEPWM

The transient response of the DTT-7L-BANPC inverter for a no load to full load, the load current increases instantly when the load is turned ON, without influencing the performance of the output voltages and the average floating capacitor voltages. The proposed DTT-7L-BANPC inverter is highly efficient, with the peak efficiency recorded at 98.3%. The peak of ac output voltage is 1.5 times that of the input voltage, thereby validating the voltage-boosting capability of the proposed topology.



To further validate the efficiency of the proposed DTT-7LBANPC, the power switches used in the prototype were modeled in PSIM software. Efficiency was approximately 98.2%. Simulation was then conducted to consider higher output power generation in a grid connected application, where the ac grid peak voltage is 330 V. The input voltage was set to 220 V, which is 2/3 of the ac grid peak voltage.

#### CONCLUSION:

A new single-phase single-stage SBI with four switch inverter has a high reliability because it immunizes both shootthrough and open-circuit phenomenon. The ac output voltage of the proposed inverter is higher or lower than the dc input voltage. Because the dc capacitor filter is used to remove the dc component of the output voltage. The research should be carried out to eliminate the LF input current of the SBI inverter. In a 5L MLI with the features of voltage boosting, self-voltage balancing, reduced components, inductive-loading ability and uniform were blocking voltage across the switches. The DTT-7L-BANPC proposed topology is capable of generating seven voltage levels with a voltage-boosting gain of 1.5. Self voltage balancing of two floating capacitors was achieved during operation. Experimental results validated its operation and feasibility. It is an alternative for a single-stage multilevel boost dc–ac power conversion system.

#### **REFERENCES:**

[1] Minh-Khai Nguyen and Tan-Tai Tran "A Single-Phase Single-Stage Switched-Boost Inverter with Four Switches" IEEE Trans On Power Electron, Vol. 33, No. 8, August 2018.

[2] S. Dasgupta, S. K. Sahoo, and S. K. Panda, "Single-phase inverter control techniques for interfacing renewable energy sources with microgrid partI: Parallel-connected inverter topology with active and reactive power flow control along with grid current shaping," *IEEE Trans. Power Electron.*, vol. 26, no. 3, pp. 717–731, Mar. 2011.

[3] T. K. S. Freddy, N. A. Rahim, W.-P. Hew, and H. S. Che, "Comparison and analysis of single-phase transformerless grid-connected PV inverters," *IEEE Trans. Power Electron.*, vol. 29, no. 10, pp. 5358–5369, Oct. 2014.

[4] R. O. Caceres and I. Barbi, "A boost DC-AC converter: analysis, design, and experimentation," *IEEE Trans. Power Electron.*, vol. 14, no. 1, pp. 134–141, Jan. 1999.

[5] P. Sanchis, A. Ursæa, E. Gub'1a, and L. Marroyo, "Boost DC-AC inverter: A new control strategy," *IEEE Trans. Power Electron.*, vol. 20, no. 2, pp. 343–353, Mar. 2005.

[6] D. B.W. Abeywardana *et al.*, "A rule-based controller to mitigate dc-side second-order harmonic current in a single-phase boost inverter," *IEEE Trans. Power Electron.*, vol. 31, no. 2, pp. 1665–1679, Feb. 2016.

[7] D. B.W. Abeywardana, B. Hredzak, and V. G. Agelidis, "An input current feedback method to mitigate the dc-side low-frequency ripple current in a single-phase boost inverter," *IEEE Trans. Power Electron.*, vol. 31, no. 6, pp. 4594–4603, Jun. 2016.
[8] J. Rodriguez, J.-S. Lai, and F. Z. Peng, "Multilevel inverters: A survey of topologies, controls, and applications," *IEEE Trans. Ind. Electron.*, vol. 49, no. 4, pp. 724–738, Aug. 2002.

[9] S. Kouro *et al.*, "Recent advances and industrial applications of multilevel converters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 8, pp. 2553–2580, Aug. 2010.

[10] K. K. Gupta, A. Ranjan, P. Bhatnagar, L. K. Sahu, and S. Jain, "Multilevel inverter topologies with reduced device count: A review," *IEEE Trans. Power Electron.*, vol. 31, no. 1, pp. 135–151, Jan. 2016.

[11] K.Al-Haddad, Y. Ounejjar, and L.-A. Gregoire, "Multilevel electric power converter," U.S. Patent 9 331 599, May 3, 2016.

[12] H. Akagi, "Multilevel converters: Fundamental circuits and systems," *Proc. IEEE*, vol. 105, no. 11, pp. 2048–2065, Nov. 2017.

[13] J. I. Leon, S. Vazquez, and L. G. Franquelo, "Multilevel converters: Control and modulation techniques for their operation and industrial applications," *Proc. IEEE*, vol. 105, no. 11, pp. 2066–2081, Nov. 2017.

[14] A. K. Yadav, M. Boby, S. K. Pramanick, K. Gopakumar, L. Umanand, and L. G. Franquelo, "Generation of high-resolution 12-sided voltage space vector structure using low-voltage stacked and cascaded basic inverter cells," *IEEE Trans. Power Electron.*, vol. 33, no. 9, pp. 7349–7358, Sep 2018.

[15] W. Li, J. Hu, S. Hu, H. Yang, H. Yang, and X. He, "Capacitor voltage balance control of five-level modular composited converter with hybrid space vector modulation," *IEEE Trans. Power Electron.*, vol. 33, no. 7, pp. 5629–5640, Jul. 2018.

[16] D. Cui and Q. Ge, "A novel hybrid voltage balance method for five-level diode-clamped converters," *IEEE Trans. Ind. Electron.*, vol. 65, no. 8, pp. 6020–6031, Aug. 2018.

[17] W. Sheng and Q. Ge, "A novel seven-level ANPC converter topology and its commutating strategies," *IEEE Trans. Power Electron.*, vol. 33, no. 9, pp. 7496–7509, Sep. 2018.

[18] H. Tian, Y. Li, and Y. W. Li, "A novel seven-level-hybrid clamped (HC) topology for medium-voltage motor drives," *IEEE Trans. Power Electron.*, vol. 33, no. 7, pp. 5543–5547, Jul. 2018.