FPGA implementation of the fractional frequency synthesizers

Govind Singh Patel
SEEE, Lovely Professional University, Phagwara, Punjab, India

Abstract

The proposed work presented implementation of fractional frequency synthesizer on FPGA. The various parameters have been analyzed and comparison has been presented of the proposed design. The results of the proposed synthesizer has been simulated and synthesized by Xilinx and same results have been implemented on FPGA. In future, hybrid synthesizer may be designed on the same platform.

Keywords: PLL, DCO, Filter, FPGA, Xilinx.

I. INTRODUCTION

The Conventional PLL consists of 3 parts, PF-Detector, Loop Filter and TC Oscillator to resolve these restrictions, and few ADPLL architectures. A locked phase loop is a locked loop control system used to synchronize the frequency and phase of an input signal. In TV, radio, pager, servo motor control, telephony and many other areas analog PLL are common. Advances in telecommunications, wireless and wireless lines and smart network concepts in modern communication systems have increased demand for PLL design. Faster and more efficient operation of the PLLs is very desirable. The versatility of the locked loops phase has become all-round. Phase locked loop is an oscillator feedback system that is used to synchronize the phase with input signal frequency.

It is used widely for the demodulation and modulation of frequencies, clock recovery and communication device frequency controls. The analog approaches are traditionally used to design the PLLs. But these PLLs are affected by higher switching and time lock. The circuit complexity nature expanded too besides the analog PLLs is delicate to process parameter and ought to be updated for each new innovation. In contrast to analog PLLs, all of these issues could be resolved by ADPLL. Due to their scalability, quicker time lock and easy replacement with process changes ADPLLs have become lucrative.

Phase locked loop

A PLL is a device that locks the signal output phase in the reference signal input phase. Interesting signals may be any regular waveform, but they are usually sinusoidal or digital clock.
All digital blocks are available in the ADPLL. A divider-n counter is added in the ADPLL and these are connected to feedback path for the function of a frequency synthesis. Single or parallel digital signals can be used as a signal. One popular option today for ADPLL is to install the largest number of digital circuitry. This concentrates on FPGA-based all digital PLLs that do not implement the DCO chip on the FPGA. We will focus in particular on DCOs, which can be controlled directly via a line to line interface[1-10]. Silicon Labs provides multiple I2Crystal oscillators for FPGA-based ADPLL applications (e.g. si514, si570, and si598).

**Building Blocks in an ADPLL**

In the ADPLL there are mainly three building blocks are available. These building blocks are digital controlled oscillator, phase detector and loop filter. These blocks are providing phase locking for operation of ADPLL. This section investigates the mostly used methods of implementing the building blocks.

![Figure 1: All Digital PLL circuit diagram](image)

In Figure 1 the circuit ADPLL is shown as digital phase detector (DPD) for Ex-OR, K counter is shown as Digital Loop Filter is made by the arrangement of ID counter & N counter. The phase detector is supported by the E-XOR gate in this ADPLL design. EXOR offers simple but reliable phase detection.

**Phase frequency detector**

Two broad categories of phase detector are:

- Multiplier circuits
- Sequential circuits.
Multiplier means the average generation of products. Input signal waveform product and local waveform of the oscillator will be generated and the DC error signal will be obtained. With multiple noise signals, a properly designed multiplier system can operate on an input signal.

The sequential phase detector operation depends on the signal zero crossing. Sequential phase detector (PD) produced output voltage that is functions of a time interval between two signals zero crossing

A simple but reliable phase detection method is provided by the EXOR mechanism. The lack of sensitivity to the edges is a major issue of this mechanism. This is a flat mechanism triggered. The triggered mechanism of the edge becomes apparent to eliminate that drawback. The most popular and effective mechanism is the D-Flip-Flop-Mechanism [12].

![Figure 2: PF-Detector](image)

**Loop filter**

The high phase frequency error signals are removed by loop filters. The counter ‘k’ is used for the loop filter. The phase-detector always works. Phase detector output is supplied to the k counter. The K counter clock is M times center frequency multiple times. M is usually 32, 16 and 8.

The most used Loop Filters are as below:

i. UP/DN counter

ii. K counter
In Figure 3, the loop filter block diagram is presented. There are two separate counters. The first one is known up counter and the second one is known as down counter. Both the counters count upwards in practice. The k is counter modulus. In this the range of counters is from 0 and K-1.

**Digital control oscillators**

DCO’s are nothing more than simple modified oscillator. Their frequency is altered depending on the output value of the loop filter. It consists of a basic T-FF (toggle flip flop) and it has one output pin and three input pins. The first is the ID-clk. The second is the carry I/P (input) from the section of the loop filter, and when the input (I/P) signal leads the output (O/P) of the DCO then these signals goes high.

**II. LITERATURE REVIEW**

The phase locking loop literature survey reflects the fact that many investigators have used various techniques, such as digital and analog simulation, to design the Phase locked loop (PLL) by using mathematical / logical relations. Investigators have developed and attempted to identify unknown parameters and analyze the PLL by different systems, processes or phenomena on worked by ChaitaliP.Charjan and Asso.Prof.AtulS.Joshi et.al.[13-16]. Since VLSI / CMOS are very popular in real life today, it has been shown that very few researchers have been involved in the design of PLL using CMOS / VLSI technology. High-knee gate oxide, metal gate and very low-knee dielectric interconnection are the main innovations of 45 nm technology.

In this article Ms. Ujwala A. Belorkar and Dr. S.A.Ladhake et.al [24]presented Power has become one of the key design convergence paradigms in multi-Gigahertz systems like optical data connections and wireless products and the design of micro processing devices and ASIC / SOCs. The use of POWER has become a microprocessor bottleneck. The microprocessor is having the largest density of power to store data. The power supply voltage can be reduced, reducing dynamic and static power consumption, in an effort to reduce circuit power consumption. However, decreasing the delivery voltage also reduces the circuit performance, which is normally unacceptable. In some fields it is necessary in order to maintain the same throughput to replicate the circuit block with reduced delivery voltage. The paper presents the design aspects for locked loop with low power phases with use of VLSI technology. This phase locked loop is designed with the latest process
technology parameters of 45 nm, which in turn provides high speed performance at low power. High-k gate oxide, the metal-gate and very low interconnect dielectric have been the most important innovation of the 45 nm technique. VLSI technology encompasses process design, trends, chip manufacture, real circuit parameters, circuit design, electrical characteristics, building block configuration, cycle circuitry, silicone translation, CAD, practice layout design experience[17-19].

III. SIMULATION RESULT

The simulation results of the proposed architecture have been presented in fig. 4. The parameters of the architecture simulated and synthesized using Xilinx tool.

![Simulation result of the proposed architecture](image)

Figure 4:- Simulation result of the proposed architecture

The comparisons of the results have been presented in the table 1. It showed improvement in the proposed architecture.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Area</td>
<td>61</td>
<td>59</td>
<td>59</td>
<td>57</td>
</tr>
<tr>
<td>Power</td>
<td>339mW</td>
<td>340mW</td>
<td>338mW</td>
<td>337mW</td>
</tr>
<tr>
<td>Time</td>
<td>6.693ns</td>
<td>6.410ns</td>
<td>6.795ns</td>
<td>5.677ns</td>
</tr>
</tbody>
</table>
IV CONCLUSION

The proposed architecture of the synthesizer has been simulated and implemented using Xilinx Vivado and FPGA. The parameters power, area and delay of the synthesizer have been analyzed. The results showed improved performance of the proposed design.

The work has been simulated and implemented on FPGA. The parameters like; Area, Power and Time have been analyzed using Xilinx tool. The results show the improvement in the parameter which is shown in the table.

REFERENCES

8. VáclavValenta and Roman Maršálek, “dual mode hybrid pll based frequency synthesizer for cognitive multi-radio applications” in The 12th International Symposium on Wireless Personal Multimedia Communications,


12. Fernando Rangel De Sousa, “A reconfigurable high frequency phase-locked loop” IEEE transactions on instrumentation & measurement Vol. 53 No. 4 Aug. 2004


