UGC Approved Journal no 63975(19)

ISSN: 2349-5162 | ESTD Year : 2014
Call for Paper
Volume 11 | Issue 4 | April 2024

JETIREXPLORE- Search Thousands of research papers



WhatsApp Contact
Click Here

Published in:

Volume 7 Issue 11
November-2020
eISSN: 2349-5162

UGC and ISSN approved 7.95 impact factor UGC Approved Journal no 63975

7.95 impact factor calculated by Google scholar

Unique Identifier

Published Paper ID:
JETIR2011286


Registration ID:
303712

Page Number

1110-1114

Share This Article


Jetir RMS

Title

A Novel Architecture of Area Efficient Counter For multistage LFSR

Abstract

Linear-feedback shift register (LFSR) counters have been shown to be well suited to applications requiring large arrays of counters. These counters can improve the area and performance compared with existing designs. However, significant logic is required to decode the count order of LFSR into binary order which takes additional logic circuitry. This paper presents a Multistage LFSR counter design which uses LFSR counters as well as binary counters. Combination of these two counters gives a better improvement in terms of area while maintaining the delay and power same like existing counter. Multistage LFSR counter is implemented in this paper on Xilinx 14.7 version.

Key Words

3-D imaging, binary counters, decoding logic, Binary counter, event counters, linear-feedback shift register (LFSR), single-photon detection.

Cite This Article

"A Novel Architecture of Area Efficient Counter For multistage LFSR", International Journal of Emerging Technologies and Innovative Research (www.jetir.org), ISSN:2349-5162, Vol.7, Issue 11, page no.1110-1114, November-2020, Available :http://www.jetir.org/papers/JETIR2011286.pdf

ISSN


2349-5162 | Impact Factor 7.95 Calculate by Google Scholar

An International Scholarly Open Access Journal, Peer-Reviewed, Refereed Journal Impact Factor 7.95 Calculate by Google Scholar and Semantic Scholar | AI-Powered Research Tool, Multidisciplinary, Monthly, Multilanguage Journal Indexing in All Major Database & Metadata, Citation Generator

Cite This Article

"A Novel Architecture of Area Efficient Counter For multistage LFSR", International Journal of Emerging Technologies and Innovative Research (www.jetir.org | UGC and issn Approved), ISSN:2349-5162, Vol.7, Issue 11, page no. pp1110-1114, November-2020, Available at : http://www.jetir.org/papers/JETIR2011286.pdf

Publication Details

Published Paper ID: JETIR2011286
Registration ID: 303712
Published In: Volume 7 | Issue 11 | Year November-2020
DOI (Digital Object Identifier):
Page No: 1110-1114
Country: -, -, - .
Area: Engineering
ISSN Number: 2349-5162
Publisher: IJ Publication


Preview This Article


Downlaod

Click here for Article Preview

Download PDF

Downloads

0002994

Print This Page

Current Call For Paper

Jetir RMS