UGC Approved Journal no 63975(19)

ISSN: 2349-5162 | ESTD Year : 2014
Call for Paper
Volume 11 | Issue 4 | April 2024

JETIREXPLORE- Search Thousands of research papers



WhatsApp Contact
Click Here

Published in:

Volume 9 Issue 5
May-2022
eISSN: 2349-5162

UGC and ISSN approved 7.95 impact factor UGC Approved Journal no 63975

7.95 impact factor calculated by Google scholar

Unique Identifier

Published Paper ID:
JETIR2205659


Registration ID:
401390

Page Number

f387-f391

Share This Article


Jetir RMS

Title

Design of 64-Bit Digital Approximate Multiplier for High Speed AI-VLSI Applications

Abstract

The arithmetic logic unit (ALU) is key part of the any processor. The improvement is needed in the ALU for the advanced processor application. Digital multiplier is one of the key operations of the ALU of processor. The Xilinx seven series logic FPGA VLSI processor are using under 5G constraints. Research are continue going on various existing multipliers for enhancing in terms of performance improvement like high speed, low delay, low area, low power etc. This paper proposed Design of 64-Bit Digital Approximate Multiplier for High Speed AI-VLSI Applications. Simulation is done using Xilinx ISE software. Simulation results shows that the performance improvement in terms of speed and latency.

Key Words

FPGA-VLSI, 5G, Xilinx ISE, dada, speed, accuracy

Cite This Article

"Design of 64-Bit Digital Approximate Multiplier for High Speed AI-VLSI Applications", International Journal of Emerging Technologies and Innovative Research (www.jetir.org), ISSN:2349-5162, Vol.9, Issue 5, page no.f387-f391, May-2022, Available :http://www.jetir.org/papers/JETIR2205659.pdf

ISSN


2349-5162 | Impact Factor 7.95 Calculate by Google Scholar

An International Scholarly Open Access Journal, Peer-Reviewed, Refereed Journal Impact Factor 7.95 Calculate by Google Scholar and Semantic Scholar | AI-Powered Research Tool, Multidisciplinary, Monthly, Multilanguage Journal Indexing in All Major Database & Metadata, Citation Generator

Cite This Article

"Design of 64-Bit Digital Approximate Multiplier for High Speed AI-VLSI Applications", International Journal of Emerging Technologies and Innovative Research (www.jetir.org | UGC and issn Approved), ISSN:2349-5162, Vol.9, Issue 5, page no. ppf387-f391, May-2022, Available at : http://www.jetir.org/papers/JETIR2205659.pdf

Publication Details

Published Paper ID: JETIR2205659
Registration ID: 401390
Published In: Volume 9 | Issue 5 | Year May-2022
DOI (Digital Object Identifier):
Page No: f387-f391
Country: Bhopal, MP, India .
Area: Engineering
ISSN Number: 2349-5162
Publisher: IJ Publication


Preview This Article


Downlaod

Click here for Article Preview

Download PDF

Downloads

000268

Print This Page

Current Call For Paper

Jetir RMS